推荐星级:
  • 1
  • 2
  • 3
  • 4
  • 5

一种具有高线性度MOS采样开关的采样保持电路

更新时间:2020-08-29 06:49:24 大小:301K 上传用户:IC老兵查看TA发布的资源 标签:mos采样开关采样保持电路 下载积分:5分 评价赚积分 (如何评价?) 打赏 收藏 评论(0) 举报

资料介绍

提出了一种具有高线性度MOS采样开关的采样保持电路。该电路通过运放的共享,在采样阶段对开关管的栅极引入负反馈,有效地抑制开关导通电阻引入的非线性,实现了高性能的采样保持电路。该电路采用SMIC 0.13μm标准CMOS工艺设计,仿真结果表明:在采样阶段,导通电阻大约只有0.2Ω的变化;在采样时钟为80 MHz,输入信号为30 MHz、0.5V pp时,无杂散动态范围(SFDR)达到了116 dB,比传统自举开关的SFDR提高了34 dB。

This paper presents a sample /hold circuit,which includes a high linearity MOS switch. Through the opamp sharing used in the sample / hold circuit,it can introduce a feedback voltage to the gate of the sampling switch during its sampling phase,and the feedback voltage can remarkably reduce the non-linearity introduced by on-resistance of the sampling switch. Therefore it can achieve a high performance sample / hold circuit. Based on SMIC 0. 13μm standard CMOS process,the sample/hold circuit is designed,and simulation results show that at sampling phase,the on-resistance of the sampling switch is only 0. 2 Ω variation; and at the 80 Msample / s sample rate,30 MHz and 0. 5V pp input signal,simulation results show that th...

部分文件列表

文件名 大小
一种具有高线性度MOS采样开关的采样保持电路.pdf 301K

全部评论(0)

暂无评论

上传资源 上传优质资源有赏金

  • 打赏
  • 30日榜单

推荐下载