推荐星级:
  • 1
  • 2
  • 3
  • 4
  • 5

基于FPGA的行间转移型面阵CCD驱动电路设计

更新时间:2020-06-10 07:50:05 大小:364K 上传用户:zhiyao6查看TA发布的资源 标签:fpga 下载积分:5分 评价赚积分 (如何评价?) 打赏 收藏 评论(0) 举报

资料介绍

分析行间转移型面阵电荷耦合器件(CCD)ICX055AL的工作原理和驱动时序,以现场可编程门阵列(FPGA)为硬件设计载体,采用Verilog硬件描述语言(HDL)设计CCD驱动时序,结合CCD时钟驱动芯片CXD1267AN和2片74HC04构建出CCD驱动电路。通过QuartusⅡ软件对其进行仿真分析,并对芯片EP2C5Q208C8进行配置。结果表明,所设计的驱动电路可以满足ICX055AL的各项性能要求,能够产生准确的脉冲信号驱动ICX055AL工作。

The working principle and driving timing of the interline transfer area array charge coupled device(CCD) ICX055AL are analyzed. Field programmable gate array(FPGA) is chosen for the hardware implementation. The driving timing of CCD is described with the hardware description language(HDL) Verilog. By adding a clock driving chip CXD1267AN and two 74HC04 chips, the CCD driving circuit is designed. Function simulation and system analysis are carried out with the software Quartus II. The pro- gram is then used to configure EP2CSQ208C8. The result shows that the driving circuit design can meet the demands of ICX055AL, and pulse signals are accurately generated to drive ICX055AL.

部分文件列表

文件名 大小
基于FPGA的行间转移型面阵CCD驱动电路设计.pdf 364K

【关注B站账户领20积分】

全部评论(0)

暂无评论

上传资源 上传优质资源有赏金

  • 打赏
  • 30日榜单

推荐下载