推荐星级:
  • 1
  • 2
  • 3
  • 4
  • 5

基于28nm工艺数字芯片的时钟树设计

更新时间:2020-10-28 15:41:56 大小:759K 上传用户:zhengdai查看TA发布的资源 标签:数字芯片时钟树 下载积分:2分 评价赚积分 (如何评价?) 打赏 收藏 评论(1) 举报

资料介绍

针对纳米级设计中时钟偏移大、时序不容易收敛等问题,提出了一种有效的时钟树综合(CTS)优化方案。以28 nm工艺的数字芯片为例,根据其时钟结构特点,将CTS过程分成两步完成。利用这种方法,采用Cadence公司的APR工具Encounter对数字模块进行时钟网络的设计;对分步CTS和传统CTS两种方法进行比较。结果表明:使用分步CTS的时钟偏移减小了52%,提高了时钟网络的性能,从而时序得到了很大的改善,芯片泄漏功耗也降低了45%。

An optimized design for clock tree synthesis(CTS)was presented to resolve the large clock skew and timing closure problem of physical design in deep sub-micron technology.Based on a 28 nm digital chip,clock tree synthesis was divided into two steps according to the characteristics of clock structure.What′s more,the APR tool Encounter of Cadence Company was used to design the clock network of digital chip by the optimized method for CTS.The research results showed that the performance of the clock-tree was improved,and the timing was greatly optimized by two-steps CTS.Furthermore,the clock skew was reduced by 52%and the leakage power was reduced by 45%compared with the traditional CTS.

部分文件列表

文件名 大小
基于28nm工艺数字芯片的时钟树设计.pdf 759K

全部评论(1)

  • 2023-06-08 12:25:59周树俊

    备用资料,需要花点时间的

上传资源 上传优质资源有赏金

  • 打赏
  • 30日榜单

推荐下载