推荐星级:
  • 1
  • 2
  • 3
  • 4
  • 5

高速低功耗数字逻辑比较器的电路设计

更新时间:2020-07-05 02:05:35 大小:1M 上传用户:zhiyao6查看TA发布的资源 标签:比较器 下载积分:5分 评价赚积分 (如何评价?) 打赏 收藏 评论(0) 举报

资料介绍

功耗、速度和芯片面积是当今便携电子领域极为关键的技术参数.本文拟采用不同的数字逻辑技术和不同电路结构设计并实现数字逻辑比较器,使电路在功耗、传输延迟、芯片面积以及占用晶体管数等方面得到优化.基于Tanner-EDA仿真平台,选用电源电压0.7 V及45-nm工艺参数规范,对本文设计的每种电路的功耗、速度和面积进行仿真,通过分析比较仿真结果,综合每种电路的结构特点和电性能参数,选取最优电路设计,对该电路进行版图设计和版图参数提取,从而进行电路后仿真验证并最终实现高性能的数字逻辑比较器电路芯片.

The rapid integration of VLSI circuit is due to the increased use of portable wireless systems with low power budget and microprocessors with higher speed. To achieve high speed and lower power consumption transistor technology and power supply must be scaled down simultaneously. In the present scenario low power, speed and size play a significant role specifically in the field of digital VLSI circuits. The major goal of this paper is to design and implement of digital comparator using different logic techniques and compared in terms of power consumption, propagation delay and transistor count. The results of this paper are simulated on the tanner - EDA tool realized in 45 - nanometer technol...

部分文件列表

文件名 大小
高速低功耗数字逻辑比较器的电路设计.pdf 1M

全部评论(0)

暂无评论

上传资源 上传优质资源有赏金

  • 打赏
  • 30日榜单

推荐下载